You signed in with another tab or window. Reload to refresh your session.You signed out in another tab or window. Reload to refresh your session.You switched accounts on another tab or window. Reload to refresh your session.Dismiss alert
See issue #147 and PR #148. Similar bugs in Klipper cause clock pll_base misconfig in other build targets (e.g. STM32G4 is known to fail on 25 MHz HSE). May occur in other non-STM32 build targets?
Was going "at some point ... eventually" but might as well stop procrastinating putting this issue up in case someone else wants to solve this across the board.
The text was updated successfully, but these errors were encountered:
See issue #147 and PR #148. Similar bugs in Klipper cause clock pll_base misconfig in other build targets (e.g. STM32G4 is known to fail on 25 MHz HSE). May occur in other non-STM32 build targets?
Was going "at some point ... eventually" but might as well stop procrastinating putting this issue up in case someone else wants to solve this across the board.
The text was updated successfully, but these errors were encountered: