-
Notifications
You must be signed in to change notification settings - Fork 109
New issue
Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.
By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.
Already on GitHub? Sign in to your account
Support for additional boards #151
Comments
I have a VC709 board which is very similar to the VC707, I think the changes needed should be minimal to create the new target, but I do not know where to start, I need some help doing that!! Regards |
From what I have seen so far, it's only the pin out that should be changed, specifically in the constraints folder? can somebody verify this? |
Sorry for the delayed response. I'm not familiar with the VC709, but in general, when adding a new board you definitely need to change the pinout. You also may need to generate the MIG (memory controller) and SGMII (ethernet) IP for that particular board. You can see how that's done for the various supported boards in the |
I would like help trying to port the design to the Nexys A7-100T board. I think that I need to create an IP in Vivado using your files first, then instantiate a memory controller or interface and the Ethernet IP in the IP integrator. However, I can't identify the files which should be used to create the first IP. Do you think any other changes would be required? Also, do you know what the correct values of L2, LLC and ACC cache set and way numbers for the SoC Generator GUI would be for the Nexys board? |
Hello and thank you for writing!
In general, supporting a different development board is not too complex, but there are three requirements:
We use a module from GRLIB to control the ESP instance via Ethernet, which means that the on-board Ethernet PHY should be connected directly to the FPGA fabric. The Alveo U280 does not have Ethernet, so it's not an option at the moment. The ZCU102, instead, does have it, but the on-board PHY is exposed to the PS-side Ethernet MAC, and not to the FPGA fabric. The PS-side Ethernet module does not support receiving debug messages; it can only be used as a normal peripheral.
Having said that, there is a more complicated, but feasible, solution for the ZCU102: it is possible to use one master port between the PS and the PL to control the ESP instance, thus replacing entirely the Ethernet debug module.
This solution is more complex than just porting the constrain files, because it requires some design changes.
A design template for the ZCU102 board is something we would like to have, because the board is very popular.
Would you be interested in contributing? This type of porting is not documented in a tutorial, because each FPGA board is slightly different and there is no single recipe to do it, but I can help with every step (feel free to email me if you are interested).
At a high level, these are the steps:
edcl_ahbmo
andedcl_ahbmi
.Originally posted by @paulmnt in #68 (comment)
The text was updated successfully, but these errors were encountered: